# **OPERATORS**

### BITWISE

The operations are performed on each bit of the bus. All buses (output and inputs) must have same size.

- ~ // NOT: Invert a single-bit signal or each bit in a bus
- & // AND two single bits or each bit between two buses
- // OR two single bits or each bit between two buses
- \* // XOR two single bits or each bit between two buses

### ARITHMETIC

- + // Addition
- // Subtraction
- \* // Multiplication

### COMPARATORS

- == // Equal
- != // Not Equal
- > // Greater-than
- >= // Greater-than or Equal
- // Less-than
- <= // Less-than or Equal

## Logical

The following logical operators are used in <u>conditional</u> <u>TRUE/FALSE statements</u> in order to specify the condition for the operation.

- ! // Not True
- && // Both Inputs True
- // Either Input True
- == // Inputs Equal
- != // Inputs Not Equal
- : // Less-than
- <= // Less-than or Equal
- > // Greater-than
- >= // Greater-than or Equal

### Bit swizzling

To select and to rearrange the elements of a vector.

{A, B, C} // Concatenate "A", "B" and "C" into a bus
{3{A}} // Replicate "A" 3 times
{5{A}}, B} // Replicate "A" 5 times and concatenate to "B"
A[4] // Select bit 4 of bus A
A[3:1] // Select bits 3, 2 and 1 (3 to 1) of bus A

# **LIST OF KEYWORDS**

| always    | end          | ifnone          | not                 | rnmos         | tri      |
|-----------|--------------|-----------------|---------------------|---------------|----------|
| and       | endcase      | incdir          | notif0              | rpmos         | tri0     |
| assign    | endconfig    | include         | notif1              | rtran         | tri1     |
| automatic | endfunction  | initial         | or                  | rtranif0      | triand   |
| begin     | endgenerate  | inout           | output              | rtranif1      | trior    |
| buf       | endmodule    | input           | parameter           | scalared      | trireg   |
| bufif0    | endprimitive | instance        | pmos                | showcancelled | unsigned |
| bufif1    | endspecify   | integer         | posedge             | signed        | use      |
| case      | endtable     | join            | primitive           | small         | vectored |
| casex     | endtask      | large           | pull0               | specify       | wait     |
| casez     | event        | liblist         | pull1               | specparam     | wand     |
| cell      | for          | library         | pulldown            | strong0       | weak0    |
| cmos      | force        | localparam      | pullup              | strong1       | weak1    |
| config    | forever      | macromodule     | pulsestyle_onevent  | supply0       | while    |
| deassign  | fork         | medium          | pulsestyle_ondetect | supply1       | wire     |
| default   | function     | module          | rcmos               | table         | wor      |
| defparam  | generate     | nand            | real                | task          | xnor     |
| design    | genvar       | negedge         | realtime            | time          | xor      |
| disable   | highz0       | nmos            | reg                 | tran          |          |
| edge      | highz1       | nor             | release             | tranif0       |          |
| else      | if           | noshowcancelled | repeat              | tranif1       |          |

# **SYNTHESIS CONSTRUCTS**

CONTINUOUS ASSIGNMENT

```
assign wire_output = statement;
```

CONDITIONAL ASSIGNMENT

```
assign wire_output = 1-bit_condition? value_for_true : value_for_false;
```

CASE

```
case (2-bit_select)
  2'd0: reg_output = statement_for_0;
 2'd1: reg output = statement for 1;
  2'd2: reg_output = statement_for_2;
  2'd3: reg_output = statement_for_3;
endcase
case (3-bit_select)
  3'd0: reg_output = statement_for_0;
 3'd1: reg output = statement for 1;
 3'd2: reg_output = statement_for_2;
 3'd3: reg output = statement for 3;
 3'd4: reg output = statement for 4;
 3'd5: reg output = statement for 5;
  3'd6: reg output = statement for 6;
  3'd7: reg_output = statement_for_7;
endcase
```

```
case (2-bit_select)
  2'd1:
          reg_output = statement_for_1;
  2'd3:
          reg output = statement for 3;
  default:reg_output = default_statement;
endcase
case (3-bit_select)
  3'd0:
          reg_output = statement_for_0;
  3'd2:
          reg output = statement for 2;
  3'd3:
          reg_output = statement_for_3;
  3'd5:
          reg output = statement for 5;
  3'd6:
          reg output = statement for 6;
  default:reg output = default statement;
endcase
```

• *|F* 

```
if (condition)
  statement;
else if (condition)
  statement;
else
  statement;
```

Instantation without parameter

```
module_name label(
    .module_port (variable_top_design),
    .module_port (variable_top_design)
);
```

GENERATE

Instantation with parameter

```
module_name #(parameter_value) label(
    .module_port (variable_top_design),
    .module_port (variable_top_design)
);
```

# **EJEMPLOS**

```
assign F = A | (B & C);  // operaciones bit a bit
assign busA = {bitX, bitY, bitZ};  // concatenación
assign busA[1] = bitY;
assign bitX = busA[2];
assign busB = busA[2:1];
assign busB = {bitX, bitY};
```

COMPARADORES

```
assign Mayor = (A > B);
assign Menor = (A < B);</pre>
```

Sumador

```
assign SUMA = A + B;
```

Multiplexor 2:1

```
assign Y = sel? I1 : I0;
```

MULTIPLEXOR 8:1

```
always @(*)
case ({sel2,sel1,sel0})
3'd0: Y = I0;
3'd1: Y = I1;
3'd2: Y = I2;
3'd3: Y = I3;
3'd4: Y = I4;
3'd5: Y = I5;
3'd6: Y = I6;
3'd7: Y = I7;
endcase
```

REGISTRO

```
always@(posedge CLOCK)
  Q <= D;</pre>
```

■ REGISTRO CON "RESET" SÍNCRONO

```
always@(posedge CLOCK)
   if (RESET)
     Q <= {n{1'b0}};
else
     Q <= D;</pre>
```

RESTADOR

```
assign RESTA = A - B;
```

Decodification 3 a 8 (1 de 8)

```
always @(*)

case ({I2,I1,I0})

3'b000: Y = 4'b00000001;

3'b001: Y = 4'b00000010;

3'b010: Y = 4'b00001000;

3'b011: Y = 4'b00001000;

3'b100: Y = 4'b00010000;

3'b101: Y = 4'b001000000;

3'b111: Y = 4'b100000000;

endcase
```

REGISTRO CON "CLOCK ENABLE"

■ REGISTRO CON "CLEAR" ASÍNCRONO

```
always@(posedge CLOCK, posedge CLEAR)
  if (CLEAR)
    Q <= {n{1'b0}};
  else
    Q <= D;</pre>
```

■ REGISTRO CON "RESET" SÍNCRONO Y "CLOCK ENABLE"

# **SIMULATION CONSTRUCTS**

**\$finish** is a system task that ends simulation.

**\$monitor** is a system task that outputs the value of the variables if they change.

## \$urandom

Returns a 32-bit pseudo-random number.

## \$urandom\_range(maxval,minval)

Returns an unsigned integer between **minval** and **maxval**. If **minval** is omitted, the function shall return a value between 0 and **maxval**.

## LOOP STATEMENTS

There are several ways to create a looping statement within a Verilog testbench. Each of these constructs must appear within an "initial" or "always" block.

- initial procedure executes once at start of simulation. The synthesis standard does not support the initial construct.
- always blocks act like a continuous loop, but initial blocks operate once and stop.



### FOREVER LOOP

The **forever** loop is used to create an infinite loop.

```
forever begin
  statements;
end
```

### WHILE LOOP

The **while** loop is a good way to create a conditional loop that will execute as long as a condition is met.

```
while (condition) begin
  statements;
end
```

## REPEAT LOOP

A **repeat** loop is used to perform an action a finite number of times and the loop variable is not needed for the function.

```
repeat (value) begin
  statements;
end
```

### For Loop

The **for** loop is used when a finite loop is desired, and it is necessary to key off the loop variable.

```
integer var;
for (var initialization; condition; step)
begin
    statements;
end
```

El archivo de estímulos de simulación debe tener las siguientes cuatro líneas de comandos para poder visualizar la simulación con **gtkwave**.

```
initial begin
    $dumpfile("ARCHIVO.vcd"); // Archivo en el que se guardarán los resultados de la simulación
    $dumpvars;
end
```